flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								ad8e5ce6a9 
								
							 
						 
						
							
							
								
								Minor refactorings  
							
							 
							
							
							
						 
						
							2017-07-01 01:10:03 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								aca1ad1414 
								
							 
						 
						
							
							
								
								Minor bugfixes  
							
							 
							
							
							
						 
						
							2017-06-29 20:52:35 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								d7c81e5104 
								
							 
						 
						
							
							
								
								Fixed operand-size of some special MVEX instructions  
							
							 
							
							
							
						 
						
							2017-06-29 20:40:48 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								65fe4a4e6c 
								
							 
						 
						
							
							
								
								Improved instruction decoding  
							
							 
							
							... 
							
							
							
							- Decoding of EVEX/MVEX instructions without a NDS/NDD-operand encoded in `.vvvv` and without a VSIB-operand will now fail, if `.v'` is != 1b
- Added information about XACQUIRE, XRELEASE and BOUND prefixes to the instruction definitions
- Fixed immediate-decoding of the `vpermil2pd` / `vpermil2ps` instruction 
							
						 
						
							2017-06-29 18:09:42 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								73b02f6d12 
								
							 
						 
						
							
							
								
								Updated some instruction-definitions to allow segment-overrides for implicit-memory operands  
							
							 
							
							
							
						 
						
							2017-06-28 22:42:39 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								778b47c02f 
								
							 
						 
						
							
							
								
								Minor bugfixes  
							
							 
							
							... 
							
							
							
							- Fixed segment register for implicit memory-operands
- Fixed decoding of `MOV CR, GPR`, `MOV GPR, CR`, `MOV DR, GPR` and `MOV GPR, DR` 
							
						 
						
							2017-06-28 22:18:12 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								b118637dae 
								
							 
						 
						
							
							
								
								Cleaned up register-decoding code  
							
							 
							
							
							
						 
						
							2017-06-28 19:50:33 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								55400e9206 
								
							 
						 
						
							
							
								
								Improved decoding of XOP/VEX/EVEX/MVEX instructions  
							
							 
							
							... 
							
							
							
							Decoding of XOP/VEX/EVEX/MVEX instructions without a NDS register encoded in .vvvv will now fail, if the .vvvv value is != 1111b 
							
						 
						
							2017-06-27 04:14:17 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								e7a7be70e9 
								
							 
						 
						
							
							
								
								Performance optimizations  
							
							 
							
							
							
						 
						
							2017-06-27 03:32:42 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								99de0f3152 
								
							 
						 
						
							
							
								
								Fixed operand-action for EVEX/MVEX instructions with write-mask (again)  
							
							 
							
							
							
						 
						
							2017-06-26 00:54:49 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								83699fe9d0 
								
							 
						 
						
							
							
								
								Minor bugfixes  
							
							 
							
							
							
						 
						
							2017-06-25 23:24:43 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								f0d1ef9725 
								
							 
						 
						
							
							
								
								Added some missing instructions  
							
							 
							
							
							
						 
						
							2017-06-24 02:11:32 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								b3d508850f 
								
							 
						 
						
							
							
								
								Added information for VEX/EVEX/MVEX instructions with static broadcast-factor  
							
							 
							
							
							
						 
						
							2017-06-23 20:47:34 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								c8c3d29ba4 
								
							 
						 
						
							
							
								
								Added support for MVEX instructions with static broadcast factor  
							
							 
							
							
							
						 
						
							2017-06-23 03:35:12 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								2297c763cf 
								
							 
						 
						
							
							
								
								Added compressed disp8 calculation for MVEX instructions with element-granularity  
							
							 
							
							
							
						 
						
							2017-06-23 01:40:19 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								d8f3843f57 
								
							 
						 
						
							
							
								
								Added compressed disp8 calculation for MVEX instructions without swizzle/broadcast/convert functionality  
							
							 
							
							
							
						 
						
							2017-06-23 01:15:42 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								6c370d29c9 
								
							 
						 
						
							
							
								
								Added support for some MVEX special-cases  
							
							 
							
							
							
						 
						
							2017-06-22 22:10:18 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								4d3a71369b 
								
							 
						 
						
							
							
								
								Removed EVEX tuple-type and element-size from the public info-struct  
							
							 
							
							
							
						 
						
							2017-06-22 19:54:35 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								76f0bcf00d 
								
							 
						 
						
							
							
								
								Improved semantic decoding of MVEX instructions  
							
							 
							
							
							
						 
						
							2017-06-22 19:14:27 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								2a0525925f 
								
							 
						 
						
							
							
								
								Added decoding of MVEX swizzle/conversion and rounding-control values  
							
							 
							
							
							
						 
						
							2017-06-22 02:42:16 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								15f89dc4ea 
								
							 
						 
						
							
							
								
								Fixed a bitfield-size error  
							
							 
							
							
							
						 
						
							2017-06-22 01:40:20 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								5bd81b7f1c 
								
							 
						 
						
							
							
								
								Fixed sign-extension of displacement values  
							
							 
							
							
							
						 
						
							2017-06-22 01:38:41 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								bd38d86986 
								
							 
						 
						
							
							
								
								Updated CMake file and Zydis features  
							
							 
							
							
							
						 
						
							2017-06-21 18:25:53 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								9628fb8367 
								
							 
						 
						
							
							
								
								Fixed order of segment-registers  
							
							 
							
							
							
						 
						
							2017-06-21 03:03:13 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								d475231a63 
								
							 
						 
						
							
							
								
								Fixed decoding of implicit "1" immediate (ROL, ROR, RCL, ...)  
							
							 
							
							
							
						 
						
							2017-06-20 22:44:37 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								52e1b59702 
								
							 
						 
						
							
							
								
								Improved EVEX and MVEX encoding  
							
							 
							
							... 
							
							
							
							- Added some MASK related error-conditions
- Added functionality and mask-policy attributes to the MVEX instruction-definition struct
- Added MVEX specific error-condition 
							
						 
						
							2017-06-20 21:23:06 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								95b685a29d 
								
							 
						 
						
							
							
								
								Minor bugfixes  
							
							 
							
							... 
							
							
							
							- Fixed some VEX/EVEX/MVEX-prefix error conditions
- MASK register size is now 64-bit for EVEX- and 16-bit for MVEX-instructions 
							
						 
						
							2017-06-20 17:48:55 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								17358016d9 
								
							 
						 
						
							
							
								
								Allowed custom operand-sizes for register operands  
							
							 
							
							
							
						 
						
							2017-06-20 03:16:17 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								4487d1b252 
								
							 
						 
						
							
							
								
								Fixed some operand-size related filter-tables  
							
							 
							
							
							
						 
						
							2017-06-20 01:33:07 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								0902068007 
								
							 
						 
						
							
							
								
								Fixed more EVEX tuple-types  
							
							 
							
							
							
						 
						
							2017-06-19 21:06:33 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								ee97ae753c 
								
							 
						 
						
							
							
								
								Fixed some EVEX tuple-types  
							
							 
							
							
							
						 
						
							2017-06-19 20:46:42 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								4bceac86c9 
								
							 
						 
						
							
							
								
								Various bugfixes  
							
							 
							
							... 
							
							
							
							- Fixed operand-size and element-count of AGEN operands
- Fixed decoding of 8-bit modrm.rm register-operands
- Fixed vector-length for EVEX instructions with rounding-semantics 
							
						 
						
							2017-06-19 20:19:21 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								2d2e1acf27 
								
							 
						 
						
							
							
								
								Added T1_4X tuple-type  
							
							 
							
							
							
						 
						
							2017-06-18 22:02:59 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								58b15163f2 
								
							 
						 
						
							
							
								
								Improved decoding of PTR and AGEN operands  
							
							 
							
							
							
						 
						
							2017-06-17 02:50:08 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								28a8178559 
								
							 
						 
						
							
							
								
								Fixed compatibility problem  
							
							 
							
							
							
						 
						
							2017-06-16 23:38:06 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								ad35e81eee 
								
							 
						 
						
							
							
								
								Added semantic element-information for operands  
							
							 
							
							
							
						 
						
							2017-06-16 23:19:57 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								44792f2338 
								
							 
						 
						
							
							
								
								Added semantic decoding of implicit memory operands  
							
							 
							
							
							
						 
						
							2017-06-16 16:27:37 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								1db4db9ec2 
								
							 
						 
						
							
							
								
								Added semantic decoding of implicit register operands  
							
							 
							
							
							
						 
						
							2017-06-16 03:25:39 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								6caa68b674 
								
							 
						 
						
							
							
								
								Reimplemented decoding of 3DNOW instructions and improved EVEX decoding  
							
							 
							
							
							
						 
						
							2017-06-13 22:04:29 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								702f6b8d53 
								
							 
						 
						
							
							
								
								Reimplemented a basic version of semantic operand-decoding  
							
							 
							
							
							
						 
						
							2017-06-13 20:17:20 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								8740b1e50f 
								
							 
						 
						
							
							
								
								Major changes to the instruction decoder  
							
							 
							
							... 
							
							
							
							- Decoupled semantic operand decoding (optional) from physical instruction decoding
- Several optimizations of the internal structures
- Further preparations for MVEX-support 
							
						 
						
							2017-06-12 19:16:01 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								e5e5899f72 
								
							 
						 
						
							
							
								
								Preparations for MVEX-support and decoupling of operand-decoding  
							
							 
							
							
							
						 
						
							2017-05-08 18:18:08 +02:00  
						
					 
				
					
						
							
							
								 
								Joel Höner
							
						 
						
							 
							
							
							
							
								
							
							
								de666d7a4a 
								
							 
						 
						
							
							
								
								Improved handling of unreachable code  
							
							 
							
							
							
						 
						
							2017-05-05 19:26:03 +02:00  
						
					 
				
					
						
							
							
								 
								Joel Höner
							
						 
						
							 
							
							
							
							
								
							
							
								40d6c39dbe 
								
							 
						 
						
							
							
								
								Renamed disassembler mode constants  
							
							 
							
							... 
							
							
							
							ZYDIS_DISASSEMBLER_MODE_* -> ZYDIS_OPERATING_MODE_* 
							
						 
						
							2017-04-12 21:12:18 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								71a6d786d7 
								
							 
						 
						
							
							
								
								Minor bugfixes and cosmetical changes  
							
							 
							
							
							
						 
						
							2017-04-12 21:00:46 +02:00  
						
					 
				
					
						
							
							
								 
								Joel Höner
							
						 
						
							 
							
							
							
							
								
							
							
								ebf71d632f 
								
							 
						 
						
							
							
								
								Moved `internal` sub-struct from info to context  
							
							 
							
							... 
							
							
							
							Also, fixed examples and tools. 
							
						 
						
							2017-04-11 03:18:08 +02:00  
						
					 
				
					
						
							
							
								 
								Joel Höner
							
						 
						
							 
							
							
							
							
								
							
							
								71a551ef1a 
								
							 
						 
						
							
							
								
								Merge branch 'develop' of  https://github.com/zyantific/zyan-disassembler-engine  into develop  
							
							 
							
							
							
						 
						
							2017-04-11 02:20:02 +02:00  
						
					 
				
					
						
							
							
								 
								Joel Höner
							
						 
						
							 
							
							
							
							
								
							
							
								c9606c389d 
								
							 
						 
						
							
							
								
								Removed obsolete public decoder struct  
							
							 
							
							
							
						 
						
							2017-04-11 02:19:53 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								839729bfb2 
								
							 
						 
						
							
							
								
								Merge branch 'develop' of github.com:zyantific/zyan-disassembler-engine into develop  
							
							 
							
							
							
						 
						
							2017-04-09 22:57:30 +02:00  
						
					 
				
					
						
							
							
								 
								flobernd
							
						 
						
							 
							
							
							
							
								
							
							
								b4f2d3bc62 
								
							 
						 
						
							
							
								
								CMake bugfix and cosmetical changes to the README file  
							
							 
							
							
							
						 
						
							2017-04-09 22:54:53 +02:00